# Computer Architecture CSCI 4350

#### **Instruction Set Architecture**

#### **Kwangsung Oh**

kwangsungoh@unomaha.edu

http://faculty.ist.unomaha.edu/kwangsungoh



# Today

- High-level language to Instructions
- ISA MIPS Machine Instructions
- Function calls
- Examples

### Programming Languages

- High-level language (Human readable)
  - Procedural languages: C, Pascal ...
  - Object-oriented languages: C++, Objective-C, Java
- Low-level language (Still human readable)
  - Symbolic machine languages
- Machine language
  - Binary codes

### Compiler & Interpreter

#### Compiler

- Translating a source program into a target program
- Source program High-level language
- Target program Machine language

#### Interpreter

- Translating and executing programs directly (e.g., JVM)
- Bytecode (e.g., JVM virtual machine language)
- Translating and executing bytecode

#### From High-Level to Instruction

High-level language program (in C)

Assembly language program (for MIPS)



Binary machine language program (for MIPS) 

#### **Compilation Process**

```
code/intro/hello.c

#include <stdio.h>

int main()

{
printf("hello, world\n");
}

code/intro/hello.c
```



#### Good Compiler

- Correctness
- Optimal target language
- Performance
- Separate compilation
- Good diagnostic information

### Compiler Phases



# Today

- High-level language to Instructions
- ISA MIPS Machine Instructions
- Function calls
- Examples

P.62

#### Machine State

- ISA (machine states and instructions)
- Registers
  - CPU Internal storage
  - 32, 32-bit (word size) registers in MIPS
  - Register -> Cache -> Memory ---- (OS) ----> Hard (SSD) disk
- Memory
  - A large single array (string at address 0)
  - Storing programs (instructions and data)
  - Load (memory to register) and Store (register to memory)

#### Data in Memory

#### Word

- Basic size (unit) between memory and registers (32-bit MIPS)
- Double word (64-bit), half word (16-bit), byte (8-bit)
- Load instructions: Idw, Iddw, Idhw, Idb
- Byte addressability: Each byte has an address
- Address alignment
  - Addresses of objects start at multiple of their size
  - Byte 0, 1, 2, 3, 4, 5, 6, 7 Half word 0, 2, 4, 6
  - Word 0, 4 Double word 0



#### Machine Instruction

#### Opcode

- Operation to be performed
- Ex) ADD, MULT, LOAD, STORE, JUMP ...

#### Operand

- Data location
- Source operands (input) and destination operands (output)
- Register number R0 ~ R31
- Memory address 100 (R2), x1001F

#### Instruction types

- Arithmetic and logic instructions
  - Actual computation
  - Ex) ADD, SUB, MULT, AND, DIV, SHIFT, FDIVID, FADD ...
- Data transfer (memory) instructions
  - Data transfer between registers and memory
  - Ex) LOAD and STORE mapped IO (from/to IO ports)
- Control transfer (branch) instructions
  - Change the control flow (unconditional or conditional)
  - Ex) JUMP, CALL, RETURN, BEQ ...



#### Instruction Format



#### R-type – Arithmetic and logic



I-type – Data transfer, conditional branch, immediate format



J-type – Jump (and Jump and Link)

# R-type (Register)



- R-type (Arithmetic and logic Instructions)
  - op Opcode, operation of the instruction
  - rs 1<sup>st</sup> source register
  - rt 2<sup>nd</sup> source register
  - rd destination register
  - shamt shift amount
  - funct Function code, variant of the opcode

### R-type Encoding Example

• ADD R8, R9, R10

|   | ор         | rs         | 6    | rt     | rd     | sha   | ımt  | funct       |  |
|---|------------|------------|------|--------|--------|-------|------|-------------|--|
| - | 6 bits     | 5 bi       | its  | 5 bits | 5 bits | 5 bit | ts   | 6 bits      |  |
|   | 0 (R-type) | R!         | 9    | R10    | R8     |       | ) 10 | 00000 (add) |  |
|   | 000000     | 0000 01001 |      | 01010  | 01000  | 000   | 000  | 100000      |  |
|   |            |            | l    |        | 1      |       |      |             |  |
|   | 0000       | 0001       | 0010 | 1010   | 0100   | 0000  | 0010 | 0000        |  |

- = 012A4020hex
- = 19,546,114ten

# Funct Table (R-type)

| op(31:26)=000000 (R-format), funct(5:0) |                       |        |                        |                      |         |        |        |              |
|-----------------------------------------|-----------------------|--------|------------------------|----------------------|---------|--------|--------|--------------|
| 2–0                                     | 0(000)                | 1(001) | 2(010)                 | 3(011)               | 4(100)  | 5(101) | 6(110) | 7(111)       |
| 5–3                                     |                       |        |                        |                      |         |        |        |              |
| 0(000)                                  | shift left<br>logical |        | shift right<br>logical | sra                  | sllv    |        | srlv   | srav         |
| 1(001)                                  | jump register         | jalr   |                        |                      | syscall | break  |        |              |
| 2(010)                                  | mfhi                  | mthi   | mflo                   | mtlo                 |         |        |        |              |
| 3(011)                                  | mult                  | multu  | div                    | divu                 |         |        |        |              |
| 4(100)                                  | add                   | addu   | subtract               | subu                 | and     | or     | xor    | not or (nor) |
| 5(101)                                  |                       |        | set l.t.               | set l.t.<br>unsigned |         |        |        |              |
| 6(110)                                  |                       |        |                        |                      |         |        |        |              |
| 7(111)                                  |                       |        |                        |                      |         |        |        |              |

# MIPS Register Convention

| Name               | Register number | Usage                                        | Preserved on call? |
|--------------------|-----------------|----------------------------------------------|--------------------|
| \$zero             | 0               | The constant value 0                         | n.a.               |
| \$v0-\$v1          | 2–3             | Values for results and expression evaluation | no                 |
| \$a0-\$a3          | 4–7             | Arguments                                    | no                 |
| \$t0-\$t7          | 8–15            | Temporaries                                  | no                 |
| \$s0 <b>-</b> \$s7 | 16–23           | Saved                                        | yes                |
| \$t8-\$t9          | 24–25           | More temporaries                             | no                 |
| \$gp               | 28              | Global pointer                               | yes                |
| \$sp               | 29              | Stack pointer                                | yes                |
| \$fp               | 30              | Frame pointer                                | yes                |
| \$ra               | 31              | Return address                               | yes                |

### Decoding Example

**•** 00af8020hex

#### R-type

| ор     | rs     | rt     | rd     | shamt  | funct  |
|--------|--------|--------|--------|--------|--------|
| 6 bits | 5 bits | 5 bits | 5 bits | 5 bits | 6 bits |
| 000000 | 00101  | 01111  | 10000  | 00000  | 100000 |

- = ADD R16, R5, R15
- = ADD \$s0, \$a1, \$t7

# I-type (immediate)



- I-type (Loads/stores and conditional branches)
  - op Opcode, operation of the instruction
  - rs Base register
  - rt 2<sup>nd</sup> source register
  - Address: +/- 2 15 bytes offset

# Opcode Table 1

| op(31:26) |                     |            |                       |                                   |                       |                          |        |                         |
|-----------|---------------------|------------|-----------------------|-----------------------------------|-----------------------|--------------------------|--------|-------------------------|
| 28–26     | 0(000)              | 1(001)     | 2(010)                | 3(011)                            | 4(100)                | 5(101)                   | 6(110) | 7(111)                  |
| 31–29     |                     |            |                       |                                   |                       |                          |        |                         |
| 0(000)    | R-format            | Bltz/gez   | jump                  | jump & link                       | branch eq             | branch<br>ne             | blez   | bgtz                    |
| 1(001)    | add<br>immediate    | addiu      | set less<br>than imm. | set less<br>than imm.<br>unsigned | andi                  | ori                      | xori   | load upper<br>immediate |
| 2(010)    | TLB                 | FlPt       |                       |                                   |                       |                          |        |                         |
| 3(011)    |                     |            |                       |                                   |                       |                          |        |                         |
| 4(100)    | load byte           | load half  | lwl                   | load word                         | load byte<br>unsigned | load<br>half<br>unsigned | lwr    |                         |
| 5(101)    | store byte          | store half | swl                   | store word                        |                       |                          | swr    |                         |
| 6(110)    | load linked<br>word | lwc1       |                       |                                   |                       |                          |        |                         |
| 7(111)    | store cond.<br>word | swc1       |                       |                                   |                       |                          |        |                         |

### I-type Encoding Example

• LOAD \$s0, 100 (\$s1)



= 8E300064hex

### I-type Encoding Example

• STORE \$s1, 32 (\$s0)



 $= AE110020_{hex}$ 

# J-type Encoding Example

• JAL LOOP (Assume LOOP: 8000)



 $= 0C001F40_{hex}$ 

# MIPS Addressing Mode

- Base (or displacement) addressing
  - Sum of register and a constant LOAD R1, 100 (R2)
- Register addressing
  - Address in a register JR \$ra (return address register)
- PC-relative addressing
  - Sum of PC and a constant BEQ R1, R2, Loop
- Immediate addressing
  - For small constant operand ADDI R1, R2, 3
- Pseudodirect addressing
  - 26bit offset with the upper bits of PC J L1



# Today

- High-level language to Instructions
- ISA MIPS Machine Instructions
- Function calls
- Examples

### Function (Procedure) Call

- 1. Setting parameters in registers by caller
  - \$a0 ~ \$a3 four agreements registers
- 2. Transferring control to callee (Function code)
  - JAL (Jump and link) Update \$ra (PC+4) and Jump to callee
- 3. Creating a stack for callee and performing
- 4. Placing the result value by callee
  - \$v0 ~ \$v1 two registers to return a value
- 5. Transferring control to caller (\$ra)

# MIPS Address Space (User Space)



#### Stack Pointer

- Stack frame (activation record)
  - Setting arguments, return address, saved registers, local variable
  - \$fp Frame Pointer, \$sp Stack Pointer



# Today

- High-level language to Instructions
- ISA MIPS Machine Instructions
- Function calls
- Examples

#### MIPS Procedure Example

```
int leaf_example (int g, int h,
int i, int j) {
    int f;
    f = (g + h) - (i + j);
    return f;
}
```

Assembly code?

```
$sp, $sp, -12
leaf example:
              addi
                    $t1, 8($sp)
              SW
                    $t0, 4($sp)
              SW
                    $s0, 0($sp)
              SW
                    $t0,$a0,$a1
              add
                    $t1,$a2,$a3
              add
                    $s0,$t0,$t1
              sub
                    $v0,$s0,$zero
              add
                    $s0, 0($sp)
              lw
                    $t0, 4($sp)
              lw
              lw
                    $t1, 8($sp)
                    $sp,$sp,12
              addi
              jr
                    $ra
```

#### MIPS Recursion Example

```
int fact (int n) {
        if (n < 1)
            return (1);
        else
            return (n * fact(n-1));
}</pre>
```

#### Assembly code?

```
fact: addi $sp, $sp, -8
           $ra, 4($sp)
     SW
           $a0, 0($sp)
     SW
     slti $t0, $a0, 1
     beq $t0, $zero, L1
     addi $v0, $zero, 1
           $sp, $sp, 8
     addi
     jr
           $ra
     addi
           $a0, $a0, -1
L1:
     jal
           fact
     lw
           $a0, 0($sp)
           $ra, 4($sp)
     lw
     addi $sp,$sp, 8
           $v0, $a0, $v0
     mul
     jr
           $ra
```